## INDEPENDENT OPERATION OF TWO THREE PHASE LOADS WITH NINE SWITCH INVERTER

**B.Shivashankar** 

Master of Technology in Power Electronics & Electrical Drives Department of Electrical & Electronics Engineering Vignan Institute of Technology and Science, Vignan hills Deshmukhi Village, Pochampally Mandal, Nalgonda Disrict-508284 Shivshankar228@gmail.com

P.Joel

Assistant Professor Department of Electrical & Electronics Engineering Vignan Institute of Technology and Science, Vignan hills Deshmukhi Village, Pochampally Mandal, Nalgonda Disrict-508284 <u>pendyalajoel@gmail.com</u>

D.Srikanth

Master of Technology in Power Electronics & Electrical Drives Department of Electrical & Electronics Engineering Arjun College of Technology and Sciences ,bhatasingaram(v) Hayathnagar mandal,Ranga Reddy District-501512 <u>Srikanth.darshanala@gmail.com</u>

Abstract: This paper proposes space vector modulation for nine switch inverter as dual output inverter .proposed technique compared with carrier based PWM technique and space vector modulation technique (SVM).SVM technique increases the sum modulation indices up to 15% in contrast with conventional scheme, in which the sum of modulation indices is equal or less than one. The extra high voltage available for a given input dc-voltage translates to higher torque. This paper introduces novel SVM technique with minimum semiconductor switching and reduced THD .Min semiconductor switching method reduces the cost of power devices and thermal heat effect ,this scheme will be advantages for high power applications .Where as reduce THD method minimize the total harmonic distortion .The performance of proposed SVM for nine switch inverter is verified by simulation.

keywords : Nine -switch inverter , space vector modulation (SVM)

## **I.INTRODUCTION**

Inverters are used as dc/ac converter and power controller for ac load such as motor drivers. In many cases, there are two or more ac loads, which require independent control. The conventional solution is to use separate inverters. This increases cost and volume of system. A dual output inverter has been

presented in [1] using only nine semiconductor switches (see Fig. 1). This inverter is known as nineswitch inverter and is also used as an ac/ac converter in [2] and [3]. The nine-switch inverter is composed of two conventional inverters with three common switches .in nine-switch inverter sum modulation index of two outputs must be less than or equal to one. Therefore, voltage amplitude of outputs is smaller, compared with two separate inverters [4]. This problem can rectify by space vector modulation. In [1], carrier-based pulse width modulation (PWM) methods have been proposed for nine-switch inverter. This paper proposes space vector modulation (SVM) methods for the aforementioned nine-switch inverter .



This paper is organized as follows. Section II describes the carrier-based PWM control method for nine-switch inverter. Section III describes the

proposed SVM for nine-switch inverter, as well as two special SVMs with minimum switching number and THD. Section IV presents simulation and experimental results.

### II CARRIER BASED PWM METHOD

The carrier-based PWM control method for nineswitch inverter is shown in Fig. 2. There are two reference signals (upper and lower) for each phase. The upper and lower reference signals are related to upper and lower outputs respectively. The gate signal for upper switch of leg generated by comparing the



Fig.2. Carrier-based PWM method for nine-switch inverter

carrier signal and upper reference signal of the related phase (VrefUJ). Similarly, the gate signal for lower switch is generated from the carrier signal and lower reference signal of the related phase (VrefLJ). The gate signal for mid switch is generated by the logical XOR of the gate signals for upper and lower switches. With this method, always two switches are ON in each leg.



Fig.3. Carrier-based PWM method switching vector Fig. 3 shows carrier-based PWM method switching vectors. There are six vectors in each switching cycle for both outputs: two nonzero vectors, one zero

vector 0 0 0, two none zero vectors and one zero vector 1 1 1 /two active—short zero (0 0 0)—two active—long zero (1 1 1)/. In an active vector, output load is connected to the dc input source, while in a zero vector, the output load is short-circuited.

## III SVM FOR NINE-SWITCH INVERTER

In regard to Fig. 2, each leg can be in three different semiconductors ON-OFF position. These position can be called  $\{1\}$ ,  $\{0\}$ , and  $\{-1\}$ , as is illustrated in Table I. In Table I, *J* refers to leg *A*, *B*, or *C* and *U*, *M*, *L* refers to upper, mid, and lower TABLE I

SEMICONDUCTORS ON-OFF POSITION OF LEG

|    | S <sub>JU</sub> | S <sub>JL</sub> | $S_{JM}$ |
|----|-----------------|-----------------|----------|
| 1  | ON              | OFF             | ON       |
| 0  | OFF             | ON              | ON       |
| -1 | ON              | ON              | OFF      |

| Vz         | V <sub>AU</sub> | V <sub>AU</sub> | Vz              | $V_{AU}$ | $V_{AU}$ | Vz              | $V_{AL}$       | V <sub>AL</sub> | Vz              | V <sub>AL</sub> | $V_{AL}$       | Vz                         |
|------------|-----------------|-----------------|-----------------|----------|----------|-----------------|----------------|-----------------|-----------------|-----------------|----------------|----------------------------|
| <u>T</u> , | T               | T2              | $\frac{T_0}{2}$ | T2       | T        | $\frac{T_0}{2}$ | T <sub>3</sub> | T <sub>4</sub>  | $\frac{T_0}{2}$ | T <sub>4</sub>  | T <sub>3</sub> | <u>T</u> <sub>0</sub><br>4 |

Fig.4 Typical SVM switching vector sequence

TABLE II

| Vector | Leg A | Leg B | Leg C | Туре         |
|--------|-------|-------|-------|--------------|
| 1      | 1     | 0     | 0     |              |
| 2      | 1     | 1     | 0     |              |
| 3      | 0     | 1     | 0     |              |
| 4      | 0     | 1     | 1     | Upper Active |
| 5      | 0     | 0     | 1     |              |
| б      | 1     | 0     | 1     |              |
| 7      | -1    | 1     | 1     |              |
| 8      | -1    | -1    | 1     |              |
| 9      | 1     | -1    | 1     |              |
| 10     | 1     | -1    | -1    |              |
| 11     | 1     | 1     | -1    | Lower Active |
| 12     | -1    | 1     | -1    |              |
| 13     | 1     | 1     | 1     |              |
| 14     | 0     | 0     | 0     | Zero         |
| 15     | -1    | -1    | -1    |              |

semiconductor, respectively. The combination of switching vector of both outputs in Fig. 3 creates a specific sequence as shown in Fig. 4. This sequence is used to design SVM method. There are 12 vectors in each switching cycle: *{*two upper active  $(V_{AU})$ —zero  $(V_Z)$ —two upper active  $(V_{AU})$ —zero  $(V_Z)$ —two lower active  $(V_{AL})$ —zero  $(V_Z)$ —two lower active  $(V_{AL})$ —zero  $(V_Z)$ . The switching vectors are listed in Table II. The vectors V1-V6 are upper active vectors. In these vectors, the upper output is in active state, and the lower output is in zero state. There is an

inverse logic in lower active vectors (V7-V12). In

zero vectors (V13-V15), both outputs are in zero state.

Table II does not include all possible variations of switching states  $\{1\}$ ,  $\{0\}$ , and  $\{-1\}$ . Since a vector including  $\{-1\}$  and  $\{0\}$  connects both loads to the dc source at the same time, the loads lose their independence and they cannot have independent frequencies. This is the reason for avoiding a vector that includes combinations of  $\{-1\}$  and  $\{0\}$ 

To determine the proper active vectors, two space vector diagrams are proposed as shown in Fig. 5. The diagrams (a) and (b) are used to determine the



Fig.5. Space vector diagrams for nine-switch inverter.(a) Upper output (b) Lower output

upper and lower active vectors, respectively. The SVM active vectors are determined with regard to location of upper reference signal( $\nabla refU$ ) in the diagram (a) and lower reference signal ( $\nabla refL$ ) in the diagram (b). The reference signals for the upper and lower outputs are defined as

$$VrefU = VrefU \angle \alpha_U$$
(1)

$$VrefL = VrefL \angle \alpha_L$$
 (2)

Where

$$\boldsymbol{\alpha}_{\mathrm{U}} = 2\pi f_{\mathrm{U}} t + \boldsymbol{\phi}_{\mathrm{U}} \tag{3}$$

$$\boldsymbol{\alpha}_{\mathrm{L}} = 2\pi \mathbf{f}_{\mathrm{L}} \mathbf{t} + \boldsymbol{\phi}_{\mathrm{L}} \tag{4}$$

where fU, fL are the frequencies, and  $\phi_U$ ,  $\phi_L$  are the phases. All zero vectors V13, V14, and V15 can be used for zero states. The type of zero vectors can be selected based on control goals and optimizations such as minimum number of semiconductor switching.

$$T1 = \frac{\sqrt{3}}{2} m_{\rm U} T \sin(\frac{\pi}{3} - \alpha_{\rm U})$$
 (5)

$$T2 = \frac{\sqrt{3}}{2} m_{\rm U} T \sin(\alpha_{\rm U}) \tag{6}$$

$$T3 = \frac{\sqrt{3}}{2} m_{\rm L} T \sin(\frac{\pi}{3} - \alpha_{\rm L}) \tag{7}$$

$$T4 = \frac{1}{2} m_{\rm L} T \sin(\alpha_{\rm L}) \tag{8}$$

$$To = T - T1 - T2 - T3 - T4$$
(9)

where T1, T2 are the time interval of upper active vectors, T3, T4 are time of lower active vectors, To is time of zero vectors and T is switching period.  $m_U$  and mL are upper and lower modulation indices, respectively, and defined by

$$m_{\rm U} = 2 \frac{\rm VrefU}{\rm Vi} \tag{10}$$

$$m_{\rm L} = 2 \frac{{\rm VrefL}}{{\rm Vi}}$$
 (11)

The sum of active vector time intervals must be less or equals to T. Thus, the following constrain must be satisfied .

$$(m_{\rm U} + m_{\rm L}) \le \frac{2}{\sqrt{3}} \approx 1.155$$
 (12)

Equation (12) clearly indicates that in the proposed SVM scheme, sum of modulation indices increases about 15% a very important feature to provide higher torque for a given input dc-voltage. In the case of washing machines, the above capability translates to higher machine capacity (in terms of cloth load) at high spin speed (e.g., 1800 r/min) an important product feature in marketplace.

| Vref U in I. III or V                                      |                                                                                |                                                                      |                                                                               |                                                                         | $V_{ref}$                                            | L in                                                | І, Ш                                                               | or V                                                                     |                                                                          |                                   |
|------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------|
| V <sub>13</sub>                                            | $V_{AU_2}$                                                                     | V <sub>AU1</sub>                                                     | VAUI                                                                          | V <sub>AU2</sub>                                                        | V <sub>13</sub>                                      | V <sub>AL1</sub>                                    | $V_{AL_2}$                                                         | V <sub>AL2</sub>                                                         | $V_{AL_1}$                                                               | V <sub>13</sub>                   |
| $\frac{T_0}{2}$                                            | <b>T</b> <sub>2</sub>                                                          | T                                                                    | T <sub>1</sub>                                                                | <b>T</b> <sub>2</sub>                                                   | T.                                                   | T <sub>3</sub>                                      | <b>T</b> 4                                                         | T <sub>4</sub>                                                           | T <sub>3</sub>                                                           | <u>T</u> <sub>0</sub><br>2        |
| V <sub>ref U</sub> in II, IV or VI                         |                                                                                |                                                                      |                                                                               |                                                                         | V <sub>ref L</sub> in I, III or V                    |                                                     |                                                                    |                                                                          |                                                                          |                                   |
| V <sub>13</sub>                                            | $V_{AU_1}$                                                                     | $V_{AU_2}$                                                           | V <sub>AU2</sub>                                                              | $V_{AU_1}$                                                              | V <sub>13</sub>                                      | V <sub>AL1</sub>                                    | $V_{AL_2}$                                                         | V <sub>AL2</sub>                                                         | $V_{AL_1}$                                                               | V <sub>13</sub>                   |
| $\frac{T_0}{2}$                                            | T <sub>1</sub>                                                                 | <b>T</b> <sub>2</sub>                                                | <b>T</b> <sub>2</sub>                                                         | T <sub>1</sub>                                                          | T,                                                   | T <sub>3</sub>                                      | T <sub>4</sub>                                                     | T <sub>4</sub>                                                           | T <sub>3</sub>                                                           | <u>T</u> <sub>0</sub><br>2        |
| V <sub>ref U</sub> in I, III or V                          |                                                                                |                                                                      |                                                                               |                                                                         |                                                      |                                                     |                                                                    |                                                                          |                                                                          |                                   |
|                                                            | V <sub>ref U</sub>                                                             | in                                                                   | I, Ш d                                                                        | or V                                                                    |                                                      | V <sub>ref i</sub>                                  | , in                                                               | п, гу                                                                    | or VI                                                                    | [                                 |
| V <sub>13</sub>                                            | V <sub>ref U</sub><br>V <sub>AU2</sub>                                         | in<br>V <sub>AU1</sub>                                               | і, ш с<br>V <sub>AU1</sub>                                                    | or V<br>V <sub>AU2</sub>                                                | V <sub>13</sub>                                      | V <sub>ref</sub> i<br>V <sub>AL2</sub>              | z in<br>V <sub>AL1</sub>                                           | II, IV<br>V <sub>AL1</sub>                                               | or VI                                                                    | V13                               |
| $\frac{V_{13}}{\frac{T_0}{2}}$                             | V <sub>ref U</sub><br>V <sub>AU2</sub><br>T <sub>2</sub>                       | in<br>V <sub>AU1</sub>                                               | I, III o<br>V <sub>AU1</sub><br>T <sub>1</sub>                                | or V<br>V <sub>AU2</sub><br>T <sub>2</sub>                              | V <sub>13</sub>                                      | V <sub>ref</sub> i<br>V <sub>AL2</sub>              | in<br>V <sub>AL1</sub><br>T <sub>3</sub>                           | II, IV<br>V <sub>AL1</sub><br>T <sub>3</sub>                             | ' or V]<br>V <sub>AL2</sub><br>T <sub>4</sub>                            | V <sub>13</sub>                   |
| $V_{13}$ $\overline{\frac{T_0}{2}}$                        | V <sub>ref U</sub><br>V <sub>AU2</sub><br>T <sub>2</sub><br>V <sub>ref U</sub> | in<br>V <sub>AU1</sub><br>T <sub>1</sub><br>in J                     | I, III o<br>V <sub>AU1</sub><br>T <sub>1</sub>                                | or V<br>V <sub>AU2</sub><br>T <sub>2</sub><br>or VI                     | V <sub>13</sub><br>T <sub>0</sub>                    | $V_{ref.l}$<br>$V_{AL_2}$<br>$T_4$<br>$V_{ref.l}$   | in<br>V <sub>AL1</sub><br>T <sub>3</sub><br>in                     | п, гу<br>V <sub>AL1</sub><br>Т <sub>3</sub><br>п, гу                     | or V<br>V <sub>AL2</sub><br>T <sub>4</sub>                               | V <sub>13</sub>                   |
| V <sub>13</sub><br><u>T<sub>0</sub></u><br>V <sub>13</sub> | $V_{ref U}$ $V_{AU_2}$ $T_2$ $V_{ref U}$ $V_{AU_1}$                            | in<br>V <sub>AU1</sub><br>T <sub>1</sub><br>in 1<br>V <sub>AU2</sub> | I, III o<br>V <sub>AU1</sub><br>T <sub>1</sub><br>I, IV o<br>V <sub>AU2</sub> | or V<br>V <sub>AU2</sub><br>T <sub>2</sub><br>or VI<br>V <sub>AU1</sub> | V <sub>13</sub><br>T <sub>0</sub><br>V <sub>13</sub> | $V_{ref.l}$ $V_{AL_2}$ $T_4$ $V_{ref.l}$ $V_{AL_2}$ | in<br>V <sub>AL1</sub><br>T <sub>3</sub><br>in<br>V <sub>AL1</sub> | П, IV<br>V <sub>AL1</sub><br>Т <sub>3</sub><br>П, IV<br>V <sub>AL1</sub> | or VI<br>V <sub>AL2</sub><br>T <sub>4</sub><br>or VI<br>V <sub>AL2</sub> | V <sub>13</sub><br><u>To</u><br>2 |

Fig.6. SVM with reduced number of semiconductor switching

A switching vector sequence for the proposed SVM is shown in Fig. 6. This switching sequence is developed to reduce the number of semiconductor switching. The zero vectors are placed just between two upper and lower active vectors. In upper active vectors, legs are in state  $\{1\}$  or  $\{0\}$  and in lower active vectors, legs are in state  $\{1\}$  or  $\{-1\}$ . If V13 zero vector is placed between the active vectors, minimum number of switching is required. While if V14 or V15 zero vectors are used, number of switching is increased.

There are two odd active vectors (V1, V3, V5, V8, V10, and V12) and two even active vectors (V2, V4, V6, V7, V9, and V11) in a switching sequence. In an even active vector, two legs are in state  $\{1\}$ , while in an odd active vector only one leg is in state  $\{1\}$ . If even active vectors are placed next to V13, number of switching will be reduced even more (see Fig. 6).

| V <sub>15</sub>                    | VAL 2                                                                                                                                   | V                                                                                                                                          |  |  |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                    |                                                                                                                                         | VAL1                                                                                                                                       |  |  |
| T <sub>0</sub>                     | T <sub>4</sub>                                                                                                                          | T <sub>3</sub>                                                                                                                             |  |  |
| V <sub>ref L</sub> in I, III or V  |                                                                                                                                         |                                                                                                                                            |  |  |
| V <sub>15</sub>                    | V <sub>AL2</sub>                                                                                                                        | $V_{AL_1}$                                                                                                                                 |  |  |
| T <sub>0</sub>                     | T <sub>4</sub>                                                                                                                          | T <sub>3</sub>                                                                                                                             |  |  |
| V <sub>ref L</sub> in II, IV or VI |                                                                                                                                         |                                                                                                                                            |  |  |
| V <sub>15</sub>                    | V <sub>AL1</sub>                                                                                                                        | $V_{AL_2}$                                                                                                                                 |  |  |
| T <sub>0</sub>                     | T <sub>3</sub>                                                                                                                          | T <sub>4</sub>                                                                                                                             |  |  |
| V <sub>ref L</sub> in II, IV or VI |                                                                                                                                         |                                                                                                                                            |  |  |
| V <sub>15</sub>                    | V <sub>AL1</sub>                                                                                                                        | V <sub>AL2</sub>                                                                                                                           |  |  |
| T.                                 | T <sub>3</sub>                                                                                                                          | T <sub>4</sub>                                                                                                                             |  |  |
| i                                  | п I, I<br>V <sub>15</sub><br>T <sub>0</sub><br>п II,<br>V <sub>15</sub><br>T <sub>0</sub><br>п II,<br>V <sub>15</sub><br>T <sub>0</sub> | in I, III or<br>$V_{15}$ $V_{AL_2}$<br>To T4<br>n II, IV or<br>$V_{15}$ $V_{AL_1}$<br>To T3<br>n II, IV or<br>$V_{15}$ $V_{AL_1}$<br>To T3 |  |  |

Fig.7. SVM with reduced THD.

There are other possible switch generation methods too, e.g., a switching method, to reduce THD. To minimize THD, active vectors for each output should be centrally placed within the switching period. Fig. 7 shows a switching vector sequence that shifts active vector into center of switching period, hence reducing THD. In this sequence, zero vectors are inserted between active vectors. In Fig. 7, V14 is inserted between upper active vectors.

# IV.SIMULATIONS AND EXPERIMENTAL RESULTS

TABLE III SIMULATION PARAMETERS

| Parameter            | value             |      |  |  |  |
|----------------------|-------------------|------|--|--|--|
| Switching frequen    | 3kH               |      |  |  |  |
| $f_{\rm U}$          | $f_U$             |      |  |  |  |
| $f_L$                | f <sub>L</sub>    |      |  |  |  |
| R <sub>load</sub>    | R <sub>load</sub> |      |  |  |  |
| L <sub>f</sub>       | 5mH               |      |  |  |  |
| Nine switch investor | $m_{ m U}$        | 0.40 |  |  |  |
| Nine switch inverter | 0.50              |      |  |  |  |

The proposed SVM are simulated for nine-switch inverter. Two Similar RL loads are connected to the outputs of inverter. Simulation parameters are listed in Table III. Number of switching of semiconductors for nine-switch inverter and z-source-nine-switch inverter using carrier-based PWM and the proposed SVMs are shown in Table IV. Number of switching for 0.1 s with parameters of Table III is calculated

TABLE IV NUMBER OF SEMICONDUCTOR SWITCHING

|                         | SPWM | SVM(Minimum<br>switching) | SVM(Minimum<br>THD) |
|-------------------------|------|---------------------------|---------------------|
| Nine-switch<br>inverter | 3500 | 2450                      | 3400                |

The nine-switch inverter with input dc source of 415 V is simulated and implemented with reduced number of switching SVM. Figs. 8 and 9 show line–line voltage and phase voltage of both outputs, respectively



Fig. 8.



Fig..8 Line voltage of Nine-switch inverter Fig.9. Phase voltage of Nine-switch inverter (min switching SVM), (100 V/DIV, 10ms/DIV).

It can be seen that both outputs have expected frequencies. The load current is shown in Fig. 10. It can be seen that the load currents have nearly sinusoidal waveforms.



Fig.10.Output currents of Nine-switch inverter (min switching SVM). (10A/DIV, 10 ms/DIV).

Fig. 11 shows THD of load current versus load current magnitude for different cases: a) carrier-based PWM, b) reduced THD SVM and c) minimum semiconductor switching SVM



Fig .11(a). Carrier –based PWM method



Fig .11(b). Reduced THD SVM method



Fig.11(c) .Minimum semiconductor switching SVM

From the above simulation results THD for carrier – based PWM method is 7.6% ,for minimum semiconductor switching SVM method is 5.6% and for reduced THD SVM method THD in load current is 4.7%.

## V.CONCLUSION

In this paper, the SVM of nine-switch inverter was proposed, Switching sequence of the proposed SVM is composed of the upper active vectors, the lower active vectors and the zero vectors. The upper and lower active vectors are determined via two space vector diagram. The proposed SVM increases sum of modulation indices up to 15%, an important feature in providing higher torque for a given input dc-voltage. The proposed SVMs were simulated for the nine-switch inverter, The performance of the proposed SVMs was verified using computer simulation.

The proposed SVM has to developed for nine switch- z-source inverter via extra shoot-through vectors

#### VI.REFERENCES

[1] T. Kominami and Y. Fujimoto, "A novel nine-switch inverter for independent control of two three-phase loads," in Proc. IEEE Ind. Appl. Soc. Annu. Conf. (IAS), 2007, pp. 2346–2350.

[2] C. Liu, B. Wu, N. Zargari, and D. Xu, "A novel three-phase three-leg AC/AC converter using nine IGBTs," IEEE Trans. Power Electron., vol. 24, no. 5, pp. 1151–1160, May 2009.

[3] C. Liu, B.Wu, N. Zargari, andD.Xu, "A novel nine-switch PWM rectifierinverter\ topology for three-phase UPS applications," J. Eur. Power Electron. (EPE), vol. 19, no. 2, pp. 1– 10, 2009.

[4] K. Oka, Y. Nozawa, R. Omata, K. Suzuki, A. Furuya, and K. Matsuse, "Characteristic comparison between five-leg inverter and nine-switch inverter," in Proc. Power Convers. Conf., Nagoya, 2007, pp. 279–283.